Divided Transistors

Stacked CMOS Image Sensor with 2-Layer Transistor Pixel
Sony Semiconductor has developed a stacked CMOS image sensor technology with 2-Layer Transistor Pixel. Whereas conventional CMOS sensors' photodiodes and pixel transistors occupy the same substrate, the new technology separates photodiodes and pixel transistors on different substrate layers.

The new architecture approximately doubles saturation signal level relative to conventional image sensors, widens dynamic range and reduces noise. The technology’s pixel structure will enable pixels to maintain or improve their existing properties at not only current but also smaller pixel sizes. A stacked CMOS image sensor adopts a stacked structure consisting of a pixel chip made up of back-illuminated pixels stacked atop a logic chip where signal processing circuits are formed. Within the pixel chip, photodiodes for converting light to electrical signals, and pixel transistors for controlling the signals are situated alongside each other on the same layer. Increasing saturation signal level within form-factor constraints plays an important role in realizing high image quality with wide dynamic range. Sony’s new architecture uses its proprietary stacking technology, and packaged the photodiodes and pixel transistors on separate substrates stacked one atop the other. In conventional stacked CMOS image sensors, by contrast, the photodiodes and pixel transistors sit alongside each other on the same substrate. The new stacking technology enables adoption of architectures that allow the photodiode and pixel transistor layers to each be optimized, thereby approximately doubling saturation signal level relative to conventional image sensors and, in turn, widening dynamic range.Additionally, because pixel transistors other than transfer gates (TRG), including reset transistors (RST), select transistors (SEL) and amp transistors (AMP), occupy a photodiode-free layer, the amp transistors can be increased in size. By increasing amp transistor size, Sony succeeded in substantially reducing the noise to which nighttime and other dark-location images are prone. The widened dynamic range and noise reduction available from this new technology will prevent underexposure and overexposure in settings with a combination of bright and dim illumination (e.g., backlit settings) and enable high-quality, low-noise images even in low-light settings.

www.sony-semicon.com

Sony Semiconductor Solutions Corporation

Das könnte Sie auch Interessieren

Bild: Nikon Metrology GmbH
Bild: Nikon Metrology GmbH
Session 2: Inline Metrology

Session 2: Inline Metrology

Die Inline Metrology Session (Start 11:10 Uhr) startet mit Nikon (Laser Radar Metrology in EV Production), Micro-Epsilon (Inline 3D Measurements), bevor Eleven Dynamics (Universal Comaptibility with any Robot, Software & Sensor) und API Metrology (Efficiency through Integrated API Measurement Solutions for Automation) ihre Innovationen präsentieren.

Bild: TeDo Verlag GmbH
Bild: TeDo Verlag GmbH
Session 3: Surface Inspection

Session 3: Surface Inspection

Die Surface Metrology Session (Start 12:50 Uhr) umfasst Opto (Fast Anomaly detection on technical surfaces), Heliotis (3D inline sensor for inspection machines), Mahr (Modern surface measurement technology for hand use) sowie Precitec / Enovasense (Breakthrough in high resolution under surface analysis).